# Experiment-3: DESIGN AND ANALYSIS OF TWO -STAGE DIFFERENTIAL AMPLIFIER

Name: Pramod Vipparthi

Roll No: 244102112

## **Objectives:**

Design and Analysis of TWO STAGE- Differential Amplifier for the given specifications.

- Vdd = 1.8V
- Av >= 1000, 60dB
- Phase Margin>=60<sup>0</sup>
- CL = 2pF
- ICMR (+) = 1.6V
- ICMR (-) = 0.8V
- Slew Rate = 20V/usec
- Power dissipation < 0.3 mW
- GBW >= 30MHz

#### **Tools Used:**

Cadence Software: TSMC 180 nm module

## Theory:

A two-stage differential amplifier is a type of electronic amplifier that amplifies the difference between two input signals while suppressing any voltage common to both inputs. A two stage amplifier can provide high gain and high output swing. First stage is a Differential Amplifier which is an Analog circuit with two inputs Vin+ and Vin- and one output Vout which is proportional to the difference between the two inputs. The second stage is a Common Source Amplifier.

## **Two-Stage Configuration:**

In a two-stage differential amplifier, two operational amplifiers (op-amps) are used in sequence. The first stage is typically a non-inverting amplifier, and the second stage is a differential amplifier. This configuration increases the gain and input resistance of the amplifier.

#### First Stage: Non-Inverting Amplifier:

The first stage amplifies the input signal without inverting it. The gain of this stage is determined by the feedback resistors used in the circuit. The output of the first stage becomes the input for the second stage.

## Second Stage: Differential Amplifier

The second stage amplifies the difference between the two input signals. The differential gain of this stage is also determined by the resistors in the circuit. The overall gain of the two-stage differential amplifier is the product of the gains of the individual stages.



Two - stage Differential Amplifier

Gain of the differential amplifier is the product of transconductance of M1 and Rout Ad = gm1 { rds2 | | rds4 }

While that of CS stage is Av = gm7 { rds6 | | rds7 }

## **Circuit Diagram:**



<u>Circuit Diagram for Two Stage- Operational Transconductance Amplifier/Two- stage</u>
<u>Differential Amplifier</u>

## **Calculations:**

By current wiron

=> 
$$\left(\frac{W}{L}\right)_7 = 5 \times \left(\frac{2.155}{0.4}\right) = \frac{10.975}{0.14}$$

Now by Zox 2 x gm

$$\frac{\partial m_b}{(U)_b} = \frac{\partial m_f}{(U)_f} = \frac{\partial m_f}{($$

$$\frac{W}{L}_{b} = \frac{9nb}{8ny} \times \left(\frac{W}{L}_{y}\right)$$

$$\frac{W}{L}_{b} = \frac{1900}{108.25} \times \left(\frac{2924}{0.4}\right)$$

$$\frac{W}{L}_{b} = \frac{1900}{108.25} \times \left(\frac{2924}{0.4}\right)$$

$$\frac{W}{L}_{b} = \frac{1900}{108.25} \times \left(\frac{2924}{0.4}\right)$$

$$\left[\left(\frac{W}{L}\right)_{b} = \frac{50.978}{04}\right]$$

## **Observations:**

From the circuit diagram, the theoretical and practical values are

| Parameter | Theoretical | Practical |
|-----------|-------------|-----------|
| (W/L)1    | 1.225/0.4   | 1.225/0.4 |
| (W/L)2    | 1.225/0.4   | 1.225/0.4 |
| (W/L)3    | 2.824/0.4   | 4/0.4     |
| (W/L)4    | 2.824/0.4   | 4/0.4     |
| (W/L)5    | 2.155/0.4   | 2.155/0.4 |
| (W/L)6    | 50.978/0.4  | 50.1/0.4  |
| (W/L)7    | 10.775/0.4  | 11/0.4    |
| Rc        | 2k ohms     | 2k ohms   |
| Сс        | 1p F        | 1p F      |
| 15        | 20u A       | 19.929u A |
| Gm1       | 188.485u    | 105.138u  |
| Gm2       | 105.252u    | 1.12902u  |

## **Results and Discussions:**



1.DC Response of Two stage Differential Amplifier



2.AC Response of Two- stage Differential Amplifier

Here we observe the Gain (in dB) and the Phase of the Vout . We are getting a gain of about nearly 68dB for Odeg phase shift. We have achieved a GBW of 30.0664MHz.



## 3.Transient Analysis of Two-stage Differential Amplifier

From here we observe that our Circuit produces an Vout which sweeps between (approx.) 1.52935V to 1.579492V. Because we maintained the output DC operating point so that the output signal could swing without requiring any transistors to enter the triode or cutoff zone of operation, we are able to notice no clipping in the Vout waveform.

The power dissipated by our design. We can observe that our design dissipates about 287.96 uW of power, which is under the design requirement of 300uW. We achieved this by utilising a 1:2 ratio which allowed us to decrease the current requirement thus decreasing the power dissipated.

#### **Conclusion:**

We accomplished the experiment's goals and obtained a gain of 68 dB at a power consumption of around 287.96 uW. In order to allow for a bigger VDS drop across them, we controlled for the ICMR range by maintaining a higher aspect ratio of the pmos load and a lower nmos current source. This permits the circuit to operate at saturation for the specified ICMR. we improved the gain and GBW by having a very high aspect ratio since this allowed us to have a high transconductance, which in turn produced a high gain and GBW.